ridm@nrct.go.th   ระบบคลังข้อมูลงานวิจัยไทย   รายการโปรดที่คุณเลือกไว้

Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy

หน่วยงาน Nanyang Technological University, Singapore

รายละเอียด

ชื่อเรื่อง : Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy
นักวิจัย : Ong, Yi Ching
คำค้น : DRNTU::Engineering::Electrical and electronic engineering::Microelectronics , DRNTU::Engineering::Materials::Microelectronics and semiconductor materials
หน่วยงาน : Nanyang Technological University, Singapore
ผู้ร่วมงาน : -
ปีพิมพ์ : 2552
อ้างอิง : Ong, Y. C. (2009). Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy. Doctoral thesis, Nanyang Technological University, Singapore. , http://hdl.handle.net/10356/19017
ที่มา : -
ความเชี่ยวชาญ : -
ความสัมพันธ์ : -
ขอบเขตของเนื้อหา : -
บทคัดย่อ/คำอธิบาย :

The novelty of this study lies in the application of the scanning tunneling microscopy (STM), to study the electronic properties of the high-k gate stack at nanometre scale. The samples are the HfO2/SiOx and the Sc2O3/La2O3/SiOx gate stacks. Based on tunneling and energy band theory, the polycrystalline structure with grain size of ~27 nm of the high-k and the amorphous SiOx can be imaged independently at different biasing polarity. The polarity dependent STM current can therefore allow the demarcation of electronic traps in the high-k and the SiOx layer. This allows the evolution of electronic traps in each layer to be separately probed and studied under process condition change and electrical stress. By subjecting the high-k gate stack to different post-deposition annealing (PDA) temperatures, electrical weak spots and non-uniformity induced by PDA can be revealed by STM. Lateral resolved I-V characteristics extracted from leakage sites are found to exhibit either stress induced leakage current (SILC) or barrier height lowering (BHL) behaviors. STM observation of thermally induced localized low resistance path under tip injection and increase in leakage sites density in annealed gate stacks explain the reduced Weibull slope upon PDA.

บรรณานุกรม :
Ong, Yi Ching . (2552). Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy.
    กรุงเทพมหานคร : Nanyang Technological University, Singapore.
Ong, Yi Ching . 2552. "Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy".
    กรุงเทพมหานคร : Nanyang Technological University, Singapore.
Ong, Yi Ching . "Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy."
    กรุงเทพมหานคร : Nanyang Technological University, Singapore, 2552. Print.
Ong, Yi Ching . Analysis of high-dielectric constant gate stack reliability for nanoscale CMOS devices application via scanning tunneling microscopy. กรุงเทพมหานคร : Nanyang Technological University, Singapore; 2552.